

#### SN54HC05, SN74HC05

SCLS080E - FEBRUARY 2015-REVISED MARCH 2015

# SNx4HC05 Hex Inverters With Open-Drain Outputs

### 1 Features

- Wide Operating Voltage Range of 2 V to 6 V
- Outputs can Drive up to 10 LSTTL Loads
- Low-Power Consumption, 20-µA Maximum ICC
- Typical t<sub>pd</sub> = 8 ns
- ±4-mA Output Drive at 5 V
- Low Input Current of 1-µA Maximum

### 2 Applications

- Mice
- Printers
- AC Inverter Drives
- UPS
- AC Servo Drives
- Other Motor Drives

# 3 Description

The SNx4HC05 devices contain six independent inverters. They perform the Boolean function  $Y = \overline{A}$  in positive logic. The open-drain outputs require pullup resistors to perform correctly. They may be connected to other open-drain outputs to implement active-low wired-OR or active-high wired-AND functions.

| Device Information <sup>(1)</sup>  |            |                    |  |  |  |  |  |  |  |
|------------------------------------|------------|--------------------|--|--|--|--|--|--|--|
| PART NUMBER PACKAGE BODY SIZE (NOM |            |                    |  |  |  |  |  |  |  |
|                                    | PDIP (14)  | 19.30 mm × 6.40 mm |  |  |  |  |  |  |  |
| CN7411005                          | SOIC (14)  | 8.65 mm × 3.91 mm  |  |  |  |  |  |  |  |
| SN74HC05                           | SOP (14)   | 10.30 mm × 5.30 mm |  |  |  |  |  |  |  |
|                                    | TSSOP (14) | 5.00 mm × 4.40 mm  |  |  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)



# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications1                         |
| 3 | Des  | cription1                          |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Switching Characteristics 5        |
|   | 6.7  | Operating Characteristics 5        |
|   | 6.8  | Typical Characteristics 6          |
| 7 | Para | ameter Measurement Information     |
| 8 | Deta | ailed Description7                 |
|   | 8.1  | Overview                           |

# **4** Revision History

#### Changes from Revision D (August 2003) to Revision E

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional . Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device 

2

| liei | 115  |                                   |                |
|------|------|-----------------------------------|----------------|
|      | 8.2  | Functional Block Diagram          | 7              |
|      | 8.3  | Feature Description               | 7              |
|      | 8.4  | Device Functional Modes           | 7              |
| 9    | Арр  | lication and Implementation       | 8              |
|      | 9.1  | Application Information           | 8              |
|      | 9.2  | Typical Application               | <mark>8</mark> |
| 10   | Pow  | ver Supply Recommendations        | 9              |
| 11   | Lay  | out                               | 9              |
|      | 11.1 | Layout Guidelines                 | 9              |
|      | 11.2 | Layout Example                    | 9              |
| 12   | Dev  | ice and Documentation Support     | 10             |
|      | 12.1 | Documentation Support             | 10             |
|      | 12.2 | Related Links                     | 10             |
|      | 12.3 | Trademarks                        | 10             |
|      | 12.4 | Electrostatic Discharge Caution   | 10             |
|      | 12.5 | Glossary                          | 10             |
| 13   | Mec  | hanical, Packaging, and Orderable |                |
|      | Info | rmation                           | 10             |

#### EXAS STRUMENTS

www.ti.com

Page



#### www.ti.com

## 5 Pin Configuration and Functions

SN74HC05: D, N, NS, or PW Package, 14-Pin SOIC, PDIP, SOP, or TSSOP SN54HC05: J or W Package, 19-Pin CDIP or CFP



|                              | - | -                       | -  |      |
|------------------------------|---|-------------------------|----|------|
| _                            |   | $\overline{\mathbf{T}}$ |    | L    |
| 1A [                         | 1 | Ŭ                       | 14 | Vcc  |
| 1Y [                         | 2 |                         |    | 6A   |
| 2A [                         | 3 |                         | 12 | ] 6Y |
| 2A [<br>2Y [<br>3A [<br>3Y [ | 4 |                         | 11 |      |
| 3A [                         | 5 |                         | 10 | ] 5Y |
| 3Y [                         | 6 |                         | 9  | ] 4A |
| GND [                        | 7 |                         | 8  | ] 4Y |
|                              | _ |                         |    |      |



NC - No internal connection

#### **Pin Functions**

|                 | PIN |                        | 1/0 | DESCRIPTION |  |  |  |  |  |
|-----------------|-----|------------------------|-----|-------------|--|--|--|--|--|
| NAME            | NO. | LCCC NO.               | I/O | DESCRIPTION |  |  |  |  |  |
| 1A              | 1   | 2                      | I   | Input 1     |  |  |  |  |  |
| 1Y              | 2   | 3                      | 0   | Output 1    |  |  |  |  |  |
| 2A              | 3   | 4                      | I   | Input 2     |  |  |  |  |  |
| 2Y              | 4   | 6                      | 0   | Output 2    |  |  |  |  |  |
| 3A              | 5   | 8                      | I   | Input 3     |  |  |  |  |  |
| 3Y              | 6   | 9                      | 0   | Output 3    |  |  |  |  |  |
| GND             | 7   | 10                     | _   | Ground pin  |  |  |  |  |  |
| 4A              | 9   | 13                     | I   | Input 4     |  |  |  |  |  |
| 4Y              | 8   | 12                     | 0   | Output 4    |  |  |  |  |  |
| 5A              | 11  | 16                     | I   | Input 5     |  |  |  |  |  |
| 5Y              | 10  | 14                     | 0   | Output 5    |  |  |  |  |  |
| 6A              | 13  | 19                     | l   | Input 6     |  |  |  |  |  |
| 6Y              | 12  | 18                     | 0   | Output 6    |  |  |  |  |  |
| NC              | -   | 1, 5, 7, 11,<br>15, 17 | _   | No connect  |  |  |  |  |  |
| V <sub>CC</sub> | 14  | 20                     | _   | Power pin   |  |  |  |  |  |

SCLS080E - FEBRUARY 2015-REVISED MARCH 2015

www.ti.com

### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                                         | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                          | -0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current, $V_I < 0$ or $V_I > V_{CC}^{(2)}$  | -20  | 20  | mA   |
| I <sub>OK</sub>  | Output clamp current, $V_O < 0$ or $V_O > V_{CC}^{(2)}$ | -20  | 20  | mA   |
| lo               | Continuous output current, $V_O = 0$ to $V_{CC}$        | -25  | 25  | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND       | -50  | 50  | mA   |
| T <sub>stg</sub> | Storage temperature                                     | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### 6.2 ESD Ratings

|                                               |                                                                   | VALUE | UNIT |
|-----------------------------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic<br>discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

See  $^{(1)}$ 

|                                         |                                               |                         | MIN  | NOM  | MAX             | UNIT |
|-----------------------------------------|-----------------------------------------------|-------------------------|------|------|-----------------|------|
| V <sub>CC</sub>                         | Supply voltage                                |                         | 2    | 5    | 6               | V    |
|                                         |                                               | $V_{CC} = 2 V$          | 1.5  |      |                 |      |
| VIH                                     | V <sub>IH</sub> High-level input voltage      | V <sub>CC</sub> = 4.5 V | 3.15 |      |                 | V    |
|                                         |                                               | V <sub>CC</sub> = 6 V   | 4.2  |      |                 |      |
|                                         |                                               | $V_{CC} = 2 V$          |      |      | 0.5             |      |
| V <sub>IL</sub> Low-level input voltage | V <sub>CC</sub> = 4.5 V                       |                         |      | 1.35 | V               |      |
|                                         |                                               | V <sub>CC</sub> = 6 V   |      |      | 1.8             |      |
| VI                                      | Input voltage                                 |                         | 0    |      | V <sub>CC</sub> | V    |
| Vo                                      | Output voltage                                |                         | 0    |      | V <sub>CC</sub> | V    |
|                                         |                                               | $V_{CC} = 2 V$          |      |      | 1000            |      |
| Δt/Δv                                   | Input transition rise or fall time            | V <sub>CC</sub> = 4.5 V |      |      | 500             | ns   |
|                                         |                                               | V <sub>CC</sub> = 6 V   |      |      | 400             |      |
| -                                       |                                               | SN54HC05                | -55  |      | 125             | **   |
| IA                                      | T <sub>A</sub> Operating free-air temperature | SN74HC05                | -40  |      | 125             | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. www.ti.com

#### 6.4 Thermal Information

|                       |                                              |          | SN74     | HC05     |            |      |
|-----------------------|----------------------------------------------|----------|----------|----------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | N (PDIP) | NS (SOP) | PW (TSSOP) | UNIT |
|                       |                                              | 14 PINS  | 14 PINS  | 14 PINS  | 14 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 89.1     | 85.9     | 86.4     | 117.1      |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 50.6     | 43.8     | 42.4     | 46.1       |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 43.3     | 44.6     | 45.1     | 58.7       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 16.3     | 12       | 11.8     | 4.8        |      |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 43       | 44.2     | 44.7     | 58.1       |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                   |                                      | TEST CONDITIONS                                        |                         | TEST CONDITIONS |      | TEST CONDITIONS |       | V <sub>cc</sub> | T,    | <sub>A</sub> = 25°C |       | SN54H | C05 | SN74<br>–40°C 1 |  | SN74H<br>40°C to |  | UNIT |
|-----------------|-----------------------------------|--------------------------------------|--------------------------------------------------------|-------------------------|-----------------|------|-----------------|-------|-----------------|-------|---------------------|-------|-------|-----|-----------------|--|------------------|--|------|
|                 |                                   |                                      |                                                        | MIN                     | TYP             | MAX  | MIN             | MAX   | MIN             | MAX   | MIN                 | MAX   |       |     |                 |  |                  |  |      |
| I <sub>OH</sub> | $V_I = V_{IH} \text{ or } V_{IH}$ | $V_{\rm IL}, V_{\rm O} = V_{\rm CC}$ | 6 V                                                    |                         | 0.01            | 0.5  |                 | 10    |                 | 5     |                     | 5     | μA    |     |                 |  |                  |  |      |
|                 |                                   |                                      | 2 V                                                    |                         | 0.002           | 0.1  |                 | 0.1   |                 | 0.1   |                     | 0.1   |       |     |                 |  |                  |  |      |
|                 | $V_{I} = V_{IH}$ or $V_{II}$      |                                      | V <sub>I</sub> = V <sub>IH</sub> or<br>V <sub>IL</sub> | I <sub>OL</sub> = 20 μA | 4.5 V           |      | 0.001           | 0.1   |                 | 0.1   |                     | 0.1   |       | 0.1 |                 |  |                  |  |      |
| V <sub>OL</sub> |                                   |                                      |                                                        |                         | 6 V             |      | 0.001           | 0.1   |                 | 0.1   |                     | 0.1   |       | 0.1 | V               |  |                  |  |      |
|                 | • 112                             | $I_{OL} = 4 \text{ mA}$              | 4.5 V                                                  |                         | 0.17            | 0.26 |                 | 0.4   |                 | 0.33  |                     | 0.33  |       |     |                 |  |                  |  |      |
|                 |                                   | I <sub>OL</sub> = 5.2 mA             | 6 V                                                    |                         | 0.15            | 0.26 |                 | 0.4   |                 | 0.33  |                     | 0.33  |       |     |                 |  |                  |  |      |
| I <sub>I</sub>  | $V_I = V_{CC}$ or                 | 0                                    | 6 V                                                    |                         | ±0.1            | ±100 |                 | ±1000 |                 | ±1000 |                     | ±1000 | nA    |     |                 |  |                  |  |      |
| I <sub>CC</sub> | $V_I = V_{CC}$ or                 | 0, I <sub>O</sub> = 0                | 6 V                                                    |                         |                 | 2    |                 | 40    |                 | 20    |                     | 20    | μA    |     |                 |  |                  |  |      |
| Ci              |                                   |                                      | 2 to 6 V                                               |                         | 3               | 10   |                 | 10    |                 | 10    |                     | 10    | pF    |     |                 |  |                  |  |      |

### 6.6 Switching Characteristics

over recommended operating free-air temperature range,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub> | Τ <sub>4</sub> | , = 25°C |     | SN54H | C05 | SN74H<br>40°C te |     | SN74<br>-40°C to |     | UNIT |
|------------------|-----------------|----------------|-----------------|----------------|----------|-----|-------|-----|------------------|-----|------------------|-----|------|
|                  | (INPOT)         | (001901)       |                 | MIN TYP MAX    |          | MIN | MAX   | MIN | MAX              | MIN | MAX              |     |      |
|                  |                 |                | 2 V             |                | 60       | 115 |       | 175 |                  | 145 |                  | 160 |      |
| t <sub>PLH</sub> | A               | Y              | 4.5 V           |                | 13       | 23  |       | 35  |                  | 29  |                  | 31  |      |
|                  |                 |                | 6 V             |                | 10       | 20  |       | 30  |                  | 25  |                  | 28  |      |
|                  |                 |                | 2 V             |                | 45       | 85  |       | 130 |                  | 105 |                  | 120 |      |
| t <sub>PHL</sub> | А               | Y              | 4.5 V           |                | 9        | 17  |       | 26  |                  | 21  |                  | 23  | ns   |
|                  |                 |                | 6 V             |                | 8        | 14  |       | 22  |                  | 18  |                  | 21  |      |
|                  |                 |                | 2 V             |                | 38       | 75  |       | 110 |                  | 95  |                  | 110 |      |
| t <sub>f</sub>   |                 | Y              | 4.5 V           |                | 8        | 15  |       | 22  |                  | 19  |                  | 22  |      |
|                  |                 |                | 6 V             |                | 6        | 13  |       | 19  |                  | 16  |                  | 19  |      |

### 6.7 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                                  | TEST CONDITIONS | ТҮР | UNIT |
|-----------------|--------------------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance per inverter | No load         | 20  | pF   |

SN54HC05, SN74HC05 SCLS080E – FEBRUARY 2015 – REVISED MARCH 2015



www.ti.com

#### 6.8 Typical Characteristics



### 7 Parameter Measurement Information



- B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub> = 6 ns, t<sub>f</sub> = 6 ns.
- C. The outputs are measured one at a time with one input transition per measurement.

#### Figure 3. Load Circuit and Voltage Waveforms



#### www.ti.com

#### 8 Detailed Description

The SNx4HC05 devices contain six independent inverters. They perform the Boolean function  $Y = \overline{A}$  in positive logic. The open-drain outputs require pullup resistors to perform correctly. They may be connected to other open-drain outputs to implement active-low wired-OR or active-high wired-AND functions.

#### 8.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The device's wide operating range allows it to be used in a variety of systems that use different logic levels. The strong current-sinking outputs allow the device to drive medium loads without significant increases in output voltage. In addition, the low power consumption makes this device a good choice for portable and battery power-sensitive applications.

#### 8.4 Device Functional Modes

| Table 1. Function Table<br>(Each Inverter) |          |  |  |  |  |  |  |  |
|--------------------------------------------|----------|--|--|--|--|--|--|--|
| INPUT A                                    | OUTPUT Y |  |  |  |  |  |  |  |
| Н                                          | L        |  |  |  |  |  |  |  |

н

L



www.ti.com

### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74HC05 device is a low drive open-drain CMOS device that can be used for a multitude of buffer type functions. The open-drain output can be pulled to any voltage between GND and  $V_{CC}$  making them Ideal for down translation.

#### 9.2 Typical Application



Figure 5. Simplified Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and is open-drain so it has low-output drive only. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. Parallel output drive can create fast edges into light loads so consider routing and load conditions to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- Recommended input conditions:
  - Rise time and fall time specs see ( $\Delta t/\Delta V$ ) in *Recommended Operating Conditions*.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>II</sub>) in *Recommended Operating Conditions*.
- Recommended output conditions:
  - Load currents should not exceed 25 mA per output and 50 mA total for the part.



#### **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 6. Max V<sub>IL</sub> vs. V<sub>CC</sub> Level

#### **10** Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor. If there are multiple VCC terminals, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close as possible to the power terminal for best results.

#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs should never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$  whichever makes more sense or is more convenient. Floating outputs is generally acceptable, unless the part is a transceiver.

#### 11.2 Layout Example



Figure 7. Layout Recommendation

Texas Instruments

www.ti.com

### **12 Device and Documentation Support**

#### **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following: Implications of Slow or Floating CMOS Inputs, SCBA004

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |  |  |  |  |  |
|----------|----------------|--------------|------------------------|---------------------|---------------------|--|--|--|--|--|--|
| SN54HC05 | Click here     | Click here   | Click here             | Click here          | Click here          |  |  |  |  |  |  |
| SN74HC05 | Click here     | Click here   | Click here             | Click here          | Click here          |  |  |  |  |  |  |

#### Table 2. Related Links

#### 12.3 Trademarks

All trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



9-Mar-2021

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)               |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|---------------------------------------|
| 5962-88718012A   | ACTIVE        | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-<br>88718012A<br>SNJ54HC<br>05FK |
| 5962-8871801CA   | ACTIVE        | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-8871801CA<br>SNJ54HC05J          |
| SN54HC05J        | ACTIVE        | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | SN54HC05J                             |
| SN74HC05D        | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SN74HC05DE4      | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SN74HC05DR       | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU   SN                          | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SN74HC05DRG4     | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SN74HC05DT       | ACTIVE        | SOIC         | D                  | 14   | 250            | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SN74HC05DTG4     | ACTIVE        | SOIC         | D                  | 14   | 250            | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SN74HC05N        | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | -40 to 125   | SN74HC05N                             |
| SN74HC05NE4      | ACTIVE        | PDIP         | Ν                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | -40 to 125   | SN74HC05N                             |
| SN74HC05NSR      | ACTIVE        | SO           | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SN74HC05NSRE4    | ACTIVE        | SO           | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SN74HC05PWR      | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green        | NIPDAU   SN                          | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SN74HC05PWRG4    | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SN74HC05PWT      | ACTIVE        | TSSOP        | PW                 | 14   | 250            | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HC05                                  |
| SNJ54HC05FK      | ACTIVE        | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-<br>88718012A<br>SNJ54HC<br>05FK |



9-Mar-2021

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)      |
|------------------|---------------|--------------|--------------------|----|----------------|---------------------|-------------------------------|----------------------|--------------|------------------------------|
| SNJ54HC05J       | ACTIVE        | CDIP         | J                  | 14 | 1              | Non-RoHS<br>& Green | (6)<br>SNPB                   | N / A for Pkg Type   | -55 to 125   | 5962-8871801CA<br>SNJ54HC05J |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54HC05, SN74HC05 :



www.ti.com

# PACKAGE OPTION ADDENDUM

9-Mar-2021

#### Catalog: SN74HC05

Military: SN54HC05

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74HC05DR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC05DR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC05DR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.6        | 9.3        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC05DRG4                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC05DT                  | SOIC            | D                  | 14 | 250  | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC05PWR                 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 16.4                     | 6.8        | 5.4        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74HC05PWR                 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC05PWRG4               | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC05PWT                 | TSSOP           | PW                 | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

30-Mar-2021



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74HC05DR                  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC05DR                  | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74HC05DR                  | SOIC         | D               | 14   | 2500 | 366.0       | 364.0      | 50.0        |
| SN74HC05DRG4                | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC05DT                  | SOIC         | D               | 14   | 250  | 210.0       | 185.0      | 35.0        |
| SN74HC05PWR                 | TSSOP        | PW              | 14   | 2000 | 366.0       | 364.0      | 50.0        |
| SN74HC05PWR                 | TSSOP        | PW              | 14   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74HC05PWRG4               | TSSOP        | PW              | 14   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74HC05PWT                 | TSSOP        | PW              | 14   | 250  | 853.0       | 449.0      | 35.0        |

LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# **GENERIC PACKAGE VIEW**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



# **PACKAGE OUTLINE**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
  Falls within MIL-STD-1835 and GDIP1-T14.



# J0014A

# **EXAMPLE BOARD LAYOUT**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated